计算机学院专业必修课

#### 计算机组成

# 流水线及其冒险

高小鹏

北京航空航天大学计算机学院

#### Recall: 5 Stages of MIPS Datapath

- 1) IF: Instruction Fetch, Increment PC
- 2) ID: Instruction Decode, Read Registers
- 3) <u>EX</u>: <u>Ex</u>ecution (ALU)

Load/Store: Calculate Address

Others: Perform Operation

#### 4) **MEM**:

Load: Read Data from Memory

Store: Write Data to Memory

5) WB: Write Data Back to Register

#### Pipelined Datapath



- Add registers between stages
  - Hold information produced in previous cycle
- 5 stage pipeline
  - Clock rate potentially 5x faster

#### 流水线的本质

□ 示例: 一般数字电路的流水线特性





- □ 通过流水寄存器,物理切割指令执行的5个步骤
- □ 由于寄存器分割了组合逻辑,因此多条指令能同时执行
  - ◆ 不同指令位于不同流水段,即:不同流水段的组合逻辑服务于不同的指令

#### 流水线的电路工作过程的形式表示

- □ 工作过程采用表格表示
  - ◆ 水平方向:寄存器、组合逻辑
  - ◆ 垂直方向: 时钟
- □ 推演方法
  - ◆ 1、以时钟周期为单位推演
  - ◆ 2、各级R的取值:由前级R在前一周期时的值及组合逻辑决定





$$R_i^N = F_i(R_{i-1}^{N-1})$$



#### 流水的控制信号

- □ 控制器:译码产生控制信号,与单周期完全相同
- 控制信号流水寄存器:控制信号在寄存器中传递,直至不再需要
  - ◆ 注意:控制信号 = 指令!



#### 正确认识流水线一流水线寄存器

- □ 命名法则:前级/后级
  - ◆ 示例: IF/ID, 前级为读取指令, 后级为指令译码(及读操作数)
- □ 功能: 时钟上升沿到来时,保存前级结果; 之后输出至下 级组合逻辑
  - 也可能直接连接到下级流水线寄存器
    - 例如ID/EX保存的从RF读出的第2个寄存器值,就直接传递到EX/MEM



School of Computer Science and Engineering, Beihang University

## 正确认识流水线:流水线级数与RF

- □ N级流水线:必须有N级流水线寄存器
  - ◆ 插入N-1级流水线寄存器,最后一级为Register File
  - ◆ RF: ID阶段为读出操作; WB阶段为写入操作
    - 读出:组合逻辑行为;写入:寄存器行为



### 正确认识流水线:流水线级数与RF



10

写入

#### 正确认识流水线:流水段与流水线寄存器

□ 流水段:组合逻辑+寄存器

◆ 起始:前级流水线寄存器的<mark>输出</mark>

◆ 中间:组合逻辑(如ALU)

◆ 结束: 写入后级流水线寄存器

◆ 当时钟上升沿到来时,组合逻辑计算结果存入后级寄存器

□ 示例: EX阶段

◆ 起始: ID/EX的2个寄存器值及立即数扩展值的输出

◆ 中间(组合逻辑): ALU完成计算

◆ 结束(寄存器):在clock上升沿到来时,结果写入EX/MEM中相应寄存器





#### 正确认识流水线: DM

- □ 写入时:表现为寄存器。在时间上与MEM/WB寄存器 同级
- □ 读出时:可以等价为组合逻辑
  - ◆ 与RF的读出是类似的



## More Detailed Pipeline

Examine flow through pipeline for lw



## Instruction Fetch (IF) for Load



## Instruction Decode (ID) for Load





## Execute (EX) for Load





## Memory (MEM) for Load



lw

## Write Back (WB) for Load

There's something wrong here! (Can you spot it?)





### **Corrected Datapath**

Now any instruction that writes to a register will work properly



### Pipelined Execution Representation



- Every instruction must take same number of steps, so some will idle
  - e.g. MEM stage for any arithmetic instruction

#### 时钟驱动的流水线时空图

- □ 需精确分析指令/时间/流水线3者关系时
  - ◆ 指令何时处于何阶段
- □ 注意区分流水阶段与流水线寄存器的关系
  - ◆ EX级为例: ID/EX输出,驱动ALU,结果写入EX/MEM
- □ 可以看出,在clk5后,流水线全部充满
  - ◆ 所有部件都在执行指令: 不同指令位于不同部件

| 相对PC的 |         |            |                |                 | IF설             | 汲    | ID  | 级       | EX   | 级    | ME   | M级   | WB   | 级   |     |
|-------|---------|------------|----------------|-----------------|-----------------|------|-----|---------|------|------|------|------|------|-----|-----|
| 地址偏移  | 指令      | CLK        | PC             | ll              | V               | IF/  | ID  | ID/     | ′EX  | EX/N | ЛЕМ  | MEM  | I/WB | R   | F   |
| 0     | Instr 1 | <b>j</b> 1 | 0 <b>→</b> 4   | Instr 1 Instr 1 |                 | r 1  |     |         |      |      |      |      |      |     |     |
| 4     | Instr 2 | <b>1</b> 2 | 4 <b>→</b> 8   | Ins             | Instr 2 Instr 2 |      | r 2 | Instr 1 |      |      |      |      |      |     |     |
| 8     | Instr 3 | <b>1</b> 3 | 12 <b>→</b> 12 | Ins             | Instr 3 Instr   |      | r 3 | Inst    | tr 2 | Inst | tr 1 |      |      |     |     |
| 12    | Instr 4 | <b>1</b> 4 | 12 <b>→</b> 16 | Ins             | tr 4            | Inst | r 4 | Inst    | tr 3 | Inst | tr 2 | Inst | tr 1 |     |     |
| 16    | Instr 5 | <b>1</b> 5 | 16 <b>→</b> 20 | Ins             | tr 5            | Inst | r 5 | Inst    | tr 4 | Inst | tr 3 | Inst | tr 2 | Ins | tr1 |
| 20    | Instr 6 | <b>f</b> 5 | 16 <b>→</b> 20 | Ins             | tr6             | Ins  | tr6 | Ins     | tr5  | Ins  | tr4  | Ins  | tr3  | Ins | tr2 |

### Graphical Pipeline Diagrams



Use datapath figure below to represent pipeline:



7/24/2012

### **Graphical Pipeline Representation**

RegFile: right half is read, left half is write



#### Instruction Level Parallelism (ILP)

- Pipelining allows us to execute parts of multiple instructions at the same time using the same hardware!
  - This is known as instruction level parallelism

## Pipeline Performance (1/2)

- Assume time for stages is
  - 100ps for register read or write
  - 200ps for other stages

| Instr    | Instr<br>fetch | Register read | ALU op | Memory access | Register write | Total time |
|----------|----------------|---------------|--------|---------------|----------------|------------|
| lw       | 200ps          | 100 ps        | 200ps  | 200ps         | 100 ps         | 800ps      |
| sw       | 200ps          | 100 ps        | 200ps  | 200ps         |                | 700ps      |
| R-format | 200ps          | 100 ps        | 200ps  |               | 100 ps         | 600ps      |
| beq      | 200ps          | 100 ps        | 200ps  |               |                | 500ps      |

- What is pipelined clock rate?
  - Compare pipelined datapath with single-cycle datapath

## Pipeline Performance (2/2)



## Pipeline Speedup

• Use T<sub>c</sub> ("time between completion of instructions") to measure speedup

$$- T_{c,pipelined} \ge \frac{T_{c,single-cycle}}{Number of stages}$$

- Equality only achieved if stages are balanced
   (i.e. take the same amount of time)
- If not balanced, speedup is reduced
- Speedup due to increased throughput
  - Latency for each instruction does not decrease

## Pipelining and ISA Design

- MIPS Instruction Set designed for pipelining!
- All instructions are 32-bits
  - Easier to fetch and decode in one cycle
- Few and regular instruction formats, 2 source register fields always in same place
  - Can decode and read registers in one step
- Memory operands only in Loads and Stores
  - Can calculate address 3<sup>rd</sup> stage, access memory 4<sup>th</sup> stage
- Alignment of memory operands
  - Memory access takes only one cycle

## Pipelining Hazards

A *hazard* is a situation that prevents starting the next instruction in the next clock cycle

#### 1) Structural hazard

A required resource is busy
 (e.g. needed in multiple stages)

#### 2) Data hazard

- Data dependency between instructions
- Need to wait for previous instruction to complete its data read/write

#### 3) Control hazard

Flow of execution depends on previous instruction

## Agenda

- Structural Hazards
- Data Hazards
  - Forwarding
- Data Hazards (Continued)
  - Load Delay Slot
- Control Hazards
  - Branch and Jump Delay Slots
  - Branch Prediction

#### 1. Structural Hazards

- Conflict for use of a resource
- MIPS pipeline with a single memory?
  - Load/Store requires memory access for data
  - Instruction fetch would have to stall for that cycle
    - Causes a pipeline "bubble"
- Hence, pipelined datapaths require separate instruction/data memories
  - Separate L1 I\$ and L1 D\$ take care of this

#### Structural Hazard #1: Single Memory



#### Structural Hazard #2: Registers (1/2)



#### Structural Hazard #2: Registers (2/2)

- Two different solutions have been used:
  - 1) Split RegFile access in two: Write during 1<sup>st</sup> half and Read during 2<sup>nd</sup> half of each clock cycle
    - Possible because RegFile access is VERY fast (takes less than half the time of ALU stage)
  - Build RegFile with independent read and write ports
- Conclusion: Read and Write to registers during same clock cycle is okay

## Agenda

- Structural Hazards
- Data Hazards
  - Forwarding
- Data Hazards (Continued)
  - Load Delay Slot
- Control Hazards
  - Branch and Jump Delay Slots
  - Branch Prediction

## 数据冒险

#### 时间 (时钟周期)



#### 数据冒险

- □ 通过时钟驱动的流水线时空图,可以更好的标记具体执行状态
  - ◆ PC、IM以及各级流水线寄存器的变化 [

| IF/ID | ID/EX | EX/MEM | MEM/WB |
|-------|-------|--------|--------|
|-------|-------|--------|--------|



用更短的名字来命名流水线寄存器



| D | E | М | W |
|---|---|---|---|
|---|---|---|---|

| 地址 | Ė   | 扌    |     |       |
|----|-----|------|-----|-------|
| 0  | add | r1,  | r2, | r3    |
| 4  | sub | r4,  | r1, | r3    |
| 8  | and | r6,  | r1, | r7    |
| 12 | or  | r8,  | r1, | r9    |
| 16 | xor | r10, | r1  | , r11 |

| PC+4        |    |     | RF(读) |    | ALU |    | DM  |    |     |    |       |
|-------------|----|-----|-------|----|-----|----|-----|----|-----|----|-------|
| CLK         | PC | IM  | D     |    | E   |    | N   | M  |     | V  | RF    |
| <b>j</b> 1  | 0  | add | ac    | ld |     |    |     |    |     |    | 旧值    |
| 4           |    | sub | 写r1   | ,无 |     |    |     |    |     |    | HIE   |
| <b>1</b> 2  | 4  | sub | sub   |    | ac  | ld |     |    |     |    | 旧值    |
| <b>1</b>    | 8  | and | 读r1   | ,旧 | 写R1 | ,无 |     |    |     |    | IIIII |
| <b>1</b> 3  | 8  | and | ar    | nd | su  | ıb | ac  | dd |     |    | 旧值    |
| ን<br>ግ      | 12 | or  | 读r1   | ,旧 | 读r1 | ,旧 | 写R1 | ,新 |     |    | IPIE  |
| <b>1</b> 4  | 12 | or  | 0     | r  | ar  | nd | SL  | ıb | ac  | bb | 旧值    |
| <b>-1</b> 4 | 16 | xor | 读r1   | ,旧 | 读r1 | ,旧 | 读r1 | ,旧 | 写R1 | ,新 | 旧旧    |
| <b>Ĵ</b> 5  | 16 | xor | X     | or | 0   | r  | ar  | nd | SL  | ıb | 新值    |
| <b>–</b>    | 20 | XXX | 读r1   | 新  | 读r1 | ,旧 | 读r1 | ,旧 | 读r1 | ,旧 | が川且   |



# 数据冒险解决策略一旁路

#### 时间 (时钟周期)



## Datapath for Forwarding

Handled by forwarding unit



## Agenda

- Structural Hazards
- Data Hazards
  - Forwarding
- Data Hazards (Continued)
  - Load Delay Slot
- Control Hazards
  - Branch and Jump Delay Slots
  - Branch Prediction

#### 上升沿-1: Iw写入D级

PC: 指向sub指令的地址(PC ← PC + 4)

□ IM: 输出sub指令

□ 3: 还有3个cycle,从DM中才得到结果

|               |          |                    |            | PC+4 |           |            | RF( | 读) | Al | _U | DI | M |   |    |
|---------------|----------|--------------------|------------|------|-----------|------------|-----|----|----|----|----|---|---|----|
| 地址            | 指令       | <b>\$</b>          | CLK        | РС   | IM        |            | )   | E  |    | N  | 1  | ٧ | V | RF |
| O lw          | \$t0, 0  | )(\$t1)            | <b>j</b> 1 | 0 4  | lw<br>sub | l\<br>写t0  |     |    |    |    |    |   |   |    |
| 4 sub         | \$t3, \$ | \$t0 <b>,</b> \$t2 | <b>1</b> 1 | 4    | Sub       | <u>⊐10</u> | 3   |    |    |    |    |   |   |    |
| 8 and         | \$t5, \$ | \$t0 <b>,</b> \$t4 |            |      |           |            |     |    |    |    |    |   |   |    |
| <b>12</b> or  | \$t7, \$ | \$t0 <b>,</b> \$t6 |            |      |           |            |     |    |    |    |    |   |   |    |
| <b>16</b> add | \$t1, \$ | \$t2 <b>,</b> \$t3 |            | _    |           |            |     |    |    |    |    |   |   |    |

#### 上升沿-2: sub写入D

- □ 分析: sub在1个cycle后就必须用\$t0; 但是lw还有2个 cycle才能产生\$t0的新值(此时尚未写入\$t0)
- □ 结论: lw的\$t0产生时间太晚,除了暂停sub,没有任何办法能解除这个冲突
  - ◆ 后续介绍如何暂停

|    |        |       |       |      |            | PC+4 |     |     | RF( | 读)  | Al | _U | DI | M |   |    |
|----|--------|-------|-------|------|------------|------|-----|-----|-----|-----|----|----|----|---|---|----|
| 地址 | -<br>- | 指     | 令     |      | CLK        | PC   | IM  | C   | )   | E   | •  | М  |    |   | W | RF |
| 0  | lw     | \$t0, | 0(\$t | 1)   |            | 0    | lw  | lv  |     |     |    |    |    |   |   |    |
| •  |        | , ,   |       | _    | <b>1</b> 1 | 4    | sub | 写t0 | 3   |     |    |    |    |   |   |    |
| 1  | auh    | ¢+3   | ¢+0   | ¢+2  |            | 4    | sub | su  | b   | ١٧  | V  |    |    |   |   |    |
| 4  | Sub    | γLJ,  | \$t0, | γLZ  | <b>1</b> 2 | 8    | and | 读t0 | 1   | 写t0 | 2  |    |    |   |   |    |
| 8  | and    | \$t5, | \$t0, | \$t4 |            |      |     |     |     |     |    |    |    |   |   |    |
| 12 | or     | \$t7, | \$t0, | \$t6 |            |      |     |     |     |     |    |    |    |   |   |    |
| 16 | add    | \$t1, | \$t2, | \$t3 |            |      |     |     |     |     |    |    |    |   |   |    |

#### 上升沿-3: Iw进入M

- □ sub还有1个cycle使用t0,lw还有1个cycle产生新t0
- □ 冲突分析: 冲突解除
  - ◆ 转发机制将在clk4时可以发挥作用

|     |        |              |            |              |            | PC+4 |     |     | RF( | 读)  | Al | LU  | D | M |   |    |
|-----|--------|--------------|------------|--------------|------------|------|-----|-----|-----|-----|----|-----|---|---|---|----|
| 地址  | -<br>- | 指            | 令          |              | CLK        | PC   | IM  |     | )   | E   |    | N   | 1 |   | W | RF |
| 0   | ٦w     | \$t.0.       | 0(\$t      | 1)           |            | 0    | lw  | Ιν  |     |     |    |     |   |   |   |    |
| J   |        | 4 00 /       | 0 (4 0.    | _ /          | <b>1</b> 1 | 4    | sub | 写t0 | 3   |     |    |     |   |   |   |    |
| 1   | auh    | ¢+2          | \$t0, \$t2 | ¢+0          |            | 4    | sub | su  | ıb  | ١١  | V  |     |   |   |   |    |
| 4   | Sub    | şιs,         | şίU,       | ŞLZ          | <b>1</b> 2 | 8    | and | 读t0 | 1   | 写t0 | 2  |     |   |   |   |    |
| 0   |        | Ċ+O          | Ċ <b>⊥</b> |              | 8          | and  | su  | b   |     |     | lv | V   |   |   |   |    |
| 8   | and    | ŞTJ,         | \$t0,      | <b>\$</b> τ4 | <b>£ £</b> | 8    | and | 读t0 | 1   | nc  | op | 写t0 | 1 |   |   |    |
| 12  | 0.10   | ¢+7          | ¢+0        | ¢+6          |            |      |     |     |     |     |    |     |   |   |   |    |
| 12  | OI     | γι/ <b>,</b> | \$t0,      | 760          |            |      |     |     |     |     |    |     |   |   |   |    |
| 1.0 | 1 -1   | Ċ ± 1        | Ċ L O      | <b>ዕ</b> ⊥ ጋ |            |      |     |     |     |     |    |     |   |   |   |    |
| 16  | add    | ÞT⊥,         | \$t2,      | \$T3         |            |      |     | -   |     |     |    |     |   |   |   |    |

#### 上升沿-4(1/2): sub到达E

- lw:从DM中读出数据并写入W。tO新值产生了。
- □ 执行:控制ALU的转发MUX,使之选择来自W级的新t0
  - ◆ ALU用新t0完成正确的计算

|               |         |               |             |            | PC+4 |     | RF    | (读)                | LU D  | M   |
|---------------|---------|---------------|-------------|------------|------|-----|-------|--------------------|-------|-----|
| 地址            | 排       | 旨令            |             | CLK        | РС   | IM  | D     | E<br>新             | t0 M  | W   |
| O lw          | ¢+0     | 0 /¢+         | 1 \         |            | 0    | lw  | lw    |                    |       |     |
| O IW          | 7 L U , | U ( A C.      | <b>⊥</b> )  | <b>1</b> 1 | 4    | sub | 写t0 3 |                    |       |     |
| 1 aub         | ¢+2     | ¢+0           | ¢+0         |            | 4    | sub | sub   | lw                 |       |     |
| 4 sub         | şts,    | ştu,          | Ş L∠        | <b>1</b> 2 | 8    | and | 读t0 1 | <mark>写t0</mark> 2 |       |     |
| lara O        | Ċ+ E    | Ċ+0           | Ċ <b>+</b>  |            | 8    | and | sub   | 200                | lw    |     |
| 8 and         | şto,    | ştu,          | <b>γ</b> ι4 | <b>1</b> 3 | 8    | and | 读t0 1 | nop                | 写t0 1 |     |
| 12 020        | ¢+7     | ¢+0           | ¢+6         |            |      |     |       | sub                | non   | lw  |
| <b>12</b> or  | 7 L / , | 7 L U ,       | 760         | <b>1</b> 4 |      |     |       | 读t0 0              | nop   | 新t0 |
| 16 add        | ¢+1     | ¢+2           | ¢+2         |            |      |     |       |                    |       |     |
| <b>16</b> add | şL⊥,    | Ş L∠ <b>,</b> | γLS         |            |      |     |       |                    |       |     |

RF

#### 上升沿-4(2/2): and写入D

- □ 注意: {and@D, lw@W}同样需要转发
- Q:如果没有W至D的转发,则and指令将无法正确执行。为什么?

|      |                  |                                                  |                                                                           |                                                                                                               | PC+4                                                                                              |                              |
|------|------------------|--------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------|
| Ł    | 排                | 令                                                |                                                                           | CLK                                                                                                           | PC                                                                                                | IIV                          |
| 7.7  | \$+0             | 0 (\$±                                           | 1 \                                                                       |                                                                                                               | 0                                                                                                 | lw                           |
| ⊥ W  | 7 C O ,          | 0 (90.                                           | <b></b> /                                                                 | <b>j</b> 1                                                                                                    | 4                                                                                                 | sul                          |
| auh  | ¢+2              | ¢+0                                              | ¢+2                                                                       |                                                                                                               | 4                                                                                                 | sul                          |
| Sub  | γLJ,             | γLU,                                             | <b>₽</b> ∟∠                                                               | <b>1</b> 2                                                                                                    | 8                                                                                                 | and                          |
| and  | Ċ+5              | ¢+0                                              | ¢ + 1                                                                     |                                                                                                               | 8                                                                                                 | and                          |
| and  | γLJ,             | γLU,                                             | 9 C 4                                                                     | <b>1</b> 3                                                                                                    | 8                                                                                                 | and                          |
| 0.70 | ¢+7              | ¢+0                                              | ¢+6                                                                       |                                                                                                               | 8                                                                                                 | and                          |
| OT   | 7 L / ,          | γLU,                                             | 760                                                                       | <b>1</b> 4                                                                                                    | 12                                                                                                | or                           |
| 299  | ¢+1              | ¢+2                                              | ¢+2                                                                       |                                                                                                               |                                                                                                   |                              |
| auu  | ŞL⊥,             | ŞL∠ <b>,</b>                                     | 3 L S                                                                     |                                                                                                               |                                                                                                   |                              |
|      | sub<br>and<br>or | <pre>lw \$t0, sub \$t3, and \$t5, or \$t7,</pre> | <pre>lw \$t0, 0(\$t; sub \$t3, \$t0, and \$t5, \$t0, or \$t7, \$t0,</pre> | H 指令  lw \$t0, 0(\$t1)  sub \$t3, \$t0, \$t2  and \$t5, \$t0, \$t4  or \$t7, \$t0, \$t6  add \$t1, \$t2, \$t3 | <pre>lw \$t0, 0(\$t1)  sub \$t3, \$t0, \$t2  and \$t5, \$t0, \$t4  or \$t7, \$t0, \$t6  ] 4</pre> | 性 指令 CLK PC  1w \$t0,0(\$t1) |

|            | PC+4 |     |     | RF( | (读) | Al         | _U    | D  | М   |          |    |
|------------|------|-----|-----|-----|-----|------------|-------|----|-----|----------|----|
| CLK        | PC   | IM  |     | )   |     |            | M     | 1  | ٧   | <b>V</b> | RF |
|            | 0    | lw  | ١٧  | ٧   |     |            | 新tC   | )  |     |          |    |
| <b>1</b> 1 | 4    | sub | 写t0 |     |     |            | 39100 |    |     |          |    |
|            | 4    | sub | sub |     | lv  | ٧          |       |    |     |          |    |
| <b>1</b> 2 | 8    | and |     |     | 写t0 | 2          |       |    |     |          |    |
|            | 8    | and | SU  | ıb  | no  | <b>.</b> n | lv    | V  |     |          |    |
| 3 <b>t</b> | 8    | and | 读t0 | 1   | no  | þ          | 写t0   | 1  |     |          |    |
|            | 8    | and | ar  | nd  | su  | b          | no    | 'n | lv  | ٧        |    |
| <b>1</b> 4 | 12   | or  | 读t0 | 1   | 读t0 | 0          | no    | γþ | 新t0 | 0        |    |
|            |      |     |     |     |     |            |       |    |     |          |    |
|            |      |     |     |     |     |            |       |    |     |          |    |

#### 上升沿-4: and写入D

- □ {sub, lw}:控制MUX,使得W级的新t0转发至ALU
- □ {and, lw}: 同样需要转发
  - ◆ lw: 尚未将新t0写入RF

Q: 没有W至D的转发,则and指 令将无法正确执行。为什么?

|    |                   |         |               |             |            | PC+4 |     |     | RF( | 读)       | Al | _U  | D   | M  |  |    |
|----|-------------------|---------|---------------|-------------|------------|------|-----|-----|-----|----------|----|-----|-----|----|--|----|
| 地址 | _                 | 指       | 令             |             | CLK        | PC   | IM  |     | )   | E        |    | ≥   |     | W  |  | RF |
| 0  | l w               | \$+0.   | 0(\$t1        | 1)          |            | 0    | lw  | lv  |     |          |    |     |     |    |  |    |
|    |                   | 4007    | 0 (40-        | _ /         | <b>1</b> 1 | 4    | sub | 写t0 | 3   |          |    |     |     |    |  |    |
| 1  | guh               | ¢+3     | \$t0, \$      | \$+2        |            | 4    | sub | su  | b   | lw       | V  |     |     |    |  |    |
| 4  | 4 sub \$t3,       |         | 700,          | γCZ         | <b>1</b> 2 | 8    | and | 读t0 | 1   | 写t0      | 2  |     |     |    |  |    |
| 0  | and \$t5,         | ¢+0     | ¢ + 1         |             | 8          | and  | su  | b   | n 0 | <b>n</b> | lw | /   |     |    |  |    |
| ŏ  | and               | şιJ,    | şιO,          | <b>γ</b> (4 | <b>1</b> 3 | 8    | and | 读t0 | 1   | no       | þ  | 写t0 | 1   |    |  |    |
| 12 | 0 Y               | ¢+7     | ¢+0           | ¢+6         |            | 8    | and | an  | d   | su       | b  | 20  | n   | lw |  |    |
| 12 | <b>2</b> or \$t7, | 7 L O , | 7 6 0         | <b>1</b> 4  | 12         | or   | 读t0 | 1   | 新t0 | 0        | no | þ   | 新t0 | 0  |  |    |
| 16 | 244               | ¢+1     | \$t2,         | ¢+3         |            |      |     |     |     |          |    |     |     |    |  |    |
| 10 | auu               | 7 L I   | γ L∠ <b>,</b> | γLJ         |            |      |     |     |     |          |    |     |     |    |  |    |

#### 上升沿-5: Iw写回

□ lw: 结果写回至RF

□ or: 写入D; 然后开始读RF

◆ 由于Iw已经完成了回写,因此or读出的t0是最新的值

| 地址 | -<br>- | 指     | 令      |      |
|----|--------|-------|--------|------|
| 0  | lw     | \$t0, | 0(\$t2 | L)   |
| 4  | sub    | \$t3, | \$t0,  | \$t2 |
| 8  | and    | \$t5, | \$t0,  | \$t4 |
| 12 | or     | \$t7, | \$t0,  | \$t6 |
| 16 | add    | \$t1, | \$t2,  | \$t3 |

|            | PC+4 |     |     | RF( | 读)  | Al         | LU  | D        | М   |   |             |
|------------|------|-----|-----|-----|-----|------------|-----|----------|-----|---|-------------|
| CLK        | РС   | IM  | D   | )   | E   | <u> </u>   | N   | /1       | W   |   | RF          |
|            | 0    | lw  | I۷  | /   |     |            |     |          |     |   |             |
| <b>1</b> 1 | 4    | sub | 写t0 | -   |     |            |     |          |     |   |             |
|            | 4    | sub | sub |     | ١   | N          |     |          |     |   |             |
| <b>1</b> 2 | 8    | and | 读t0 | 1   | 写t0 | 2          |     |          |     |   |             |
|            | 8    | and | su  | b   | n.  | <b>.</b> n | ١٧  | V        |     |   |             |
| <b>1</b> 3 | 8    | and | 读t0 | 1   | nc  | γþ         | 写t0 | 1        |     |   |             |
|            | 8    | and | an  | d   | SL  | ıb         | n.  | <b>.</b> | lw  |   |             |
| <b>1</b> 4 | 12   | or  | 读t0 | 1   | 用t0 | 0          | nc  | γþ       | 写t0 | 0 |             |
|            | 12   | or  | 0   | r   | ar  | nd         | su  | ıh       | nor | , | 新t0         |
| <b>أ</b> 5 | 16   | add | 读t0 | 1   | 用t0 | 0          | 50  |          | nop | , | <b>が</b> ばり |



#### Data Hazard: Loads (3/4)

Stall is equivalent to nop



#### RF的内部转发设计

- 场景: 当W级写RF, 而D读RF时
- 如果没有转发,则虽 然RF被更新了。但旧 值进入了E





写寄存器



#### RF的内部转发设计

- □ 判断条件: 写入寄存器与读出寄存器相同
  - ◆ A3 == A1 或者 A3 == A2
- □ 执行操作:RD1/RD2输出WD(而不是寄存器值)
  - ◆ 本质: 内部转发



- □ Q: 是否有遗漏条件?
- □ H:当前虽然不是写入操作,但是A3恰好等A1/A2!



增加WE

А3

WE

Α1

#### 把冲突指令发射直至需要的时候暂停?

- □ 思路: 让冲突指令继续执行, 直至必须暂停
- □ 分析: 暂停的周期是一样多的
- 结论:对于单发射顺序执行流水线,该方案没有任何性能 改进;反而增加冲突分析的复杂度
  - ◆ 在IF/ID阶段进行冲突分析更好
  - ◆ 进一步的结论:但该方案在多发射/乱序执行架构中有意义

|    |                     |                |         |            |            | PC+4 |     |     | RF( | (读) | Αl       | LU  | D        | М          | İ        |                |   |
|----|---------------------|----------------|---------|------------|------------|------|-----|-----|-----|-----|----------|-----|----------|------------|----------|----------------|---|
| 地址 |                     | 挊              | 旨令      |            | CLK        | РС   | IM  |     | )   | E   | <u>:</u> | N   | /1       | V          | V        | RF             |   |
| 0  | ٦ ,,,               | \$+O           | 0(\$t1  | 1 \        |            | 0    | lw  | Ιν  | N   |     |          |     |          |            |          |                | 7 |
| U  | ⊥w                  | γιυ,           | O (7C1  | ¹ /        | <b>j</b> 1 | 4    | sub | 写t0 | 3   |     |          |     |          |            |          |                |   |
| 1  | guh                 | ¢+3            | \$+0    | \$+2       |            | 4    | sub | su  | ıb  | lv  | V        |     |          |            |          |                |   |
| 4  | <b>4</b> sub \$t3,  |                | 7 C O , | ۲۱۷        | <b>1</b> 2 | 8    | and | 读t0 | 1   | 写t0 | 2        |     |          |            |          |                |   |
| 0  | <b>8</b> and \$t5,  | \$+0           | ¢+1     |            | 8          | and  | an  | ıd  | su  | b   | ١٧       | N   |          |            |          |                |   |
| 0  | anu                 | YCJ,           | 7 C O , | 707        | 3          | 8    | and | 读t0 | 1   | 读t0 | 0        | 写t0 | 1        |            |          |                |   |
| 12 | or                  | ¢+7            | \$t0,   | \$+6       |            | 8    | and | an  | ıd  | su  | b        | n   | <b>n</b> | lν         | N        |                |   |
| 12 | OI                  | γ C / <b>,</b> | 7 C O , | 700        | <b>1</b> 4 | 12   | or  | 读t0 | 1   | 用t0 | 0        | nc  | γρ       | 写t0        | 0        |                |   |
| 16 | <b>16</b> add \$t1, | ¢+1            | \$+2    | ¢+3        |            | 12   | or  | o   | r   | an  | ıd       | su  | ıh       | ne         | <b>)</b> | <b>李</b> 斤+○   |   |
| 10 |                     | 762,           |         | <b>أ</b> 5 | 16         | add  | 读t0 | 1   | 用t0 | 0   | 30       | ID  | nc       | γ <b>ρ</b> | 新t0      | <b>ن</b><br>ty |   |

#### 不合理的转发设计

- □ Q:如果设置从DM到ALU输入的转发,这个设计优劣 如何?
  - ◆ 设计初衷:将DM读出数据提前1个clock转发至ALU,从而消除lw指令导致的数据相关,无需插入NOP



#### 不合理的转发设计

□ A: 功能虽然正确, 但CPU时 钟频率大幅度降低

◆ 原设计: *f* = 5GHz

• 各阶段最大延迟为200ps

◆ 新设计: *f* = 2.5GHz

EX阶段<sub>修改后</sub> = ALU延迟 + DM延迟 = 400ps

• EX阶段延迟成为最大延迟

警惕:木桶原理!

流水线各阶段延迟<mark>不均衡,</mark> 将导致流水线性能严重下降



#### 前面PPT的数据

| Instr<br>fetch | _      | ALU op | _     | Register write |
|----------------|--------|--------|-------|----------------|
| 200ps          | 100 ps | 200ps  | 200ps | 100 ps         |



# 插入NOP指令

#### Cycle N

```
地址 指令
0 lw $t0, 0($t1)
4 sub $t3, $t0, $t2
8 and $t5, $t0, $t4
12 or $t7, $t0, $t6
16 add $t1, $t2, $t3
```

Cycle N+1





#### 插入NOP指令

- □ 检测条件:IF/ID的前序是lw指令,并且lw的rt寄存器与 IF/ID的rs或rt相同
- □ 执行动作:
  - ◆ ①冻结IF/ID: sub继续被保存
  - ◆ ②清除ID/EX: 指令全为0, 等价于插入NOP
  - ◆ ③禁止PC: 防止PC继续计数, PC应保持为PC+4

```
地址 指令

0 lw $t0, 0($t1)

4 sub $t3, $t0, $t2

8 and $t5, $t0, $t4

12 or $t7, $t0, $t6

16 add $t1, $t2, $t3
```



# 插入NOP指令: IF/ID增加使能

▶ 执行动作:

使能型 寄存器

- ◆ ①冻结IF/ID: sub继续被保存
- ◆ ②清除ID/EX: 指令全为0,等价于插入NOP
- ◆ ③禁止PC: 防止PC继续计数, PC应保持为PC+4
- □ 数据通路:将IF/ID修改为使能型寄存器
- □ 控制系统:增加IF/ID.en控制信号
  - ◆ 当IF/ID.en为0时,IF/ID在下个clock上升沿到来时保持不变



# 插入NOP指令: ID/EX增加清除

▶ 执行动作:

◆ ①冻结IF/ID: sub继续被保存

◆ ②清除ID/EX: 指令全为0,等价于插入NOP

◆ ③禁止PC: 防止PC继续计数, PC应保持为PC+4

□ 数据通路:将ID/EX修改为复位型寄存器

□ 控制系统:增加ID/EX.clr控制信号

◆ 当ID/EX.clr为0时, ID/EX在下个clock上升沿到来时被清除为0



复位型 寄存器

#### 插入NOP指令: PC增加使能

使能型

寄存器

□ 执行动作:

◆ ①冻结IF/ID: sub继续被保存

◆ ②清除ID/EX:指令全为0,等价于插入NOP

◆ ③禁止PC: 防止PC继续计数, PC应保持为PC+4

□ 数据通路: 将PC修改为使能型寄存器

□ 控制系统:增加PC.en控制信号

◆ 当PC.en为0时, PC在下个clock上升沿到来时保持不变



#### 如何插入NOP指令?

- □ lw冒险处理示例伪代码
- □ 注意: 时序关系
  - ◆ 各信号在clk2上升沿后有效
  - NOP是在clk3上升沿后发生,即寄存器值在clk3上升沿到 来时发生变化(或保持不变)

if (ID/EX.MemRead) &
 ((ID/EX.rt == IF/ID.rs) |
 (ID/EX.rt == IF/ID.rt)
 IF/ID.en ← 禁止
 ID/EX.clr ← 清除
 PC.en ← 禁止

|    |        |       |       |      |    |    |              |                      | _  | RF( | 读) | Al | LU | D        | M |   |    |  |
|----|--------|-------|-------|------|----|----|--------------|----------------------|----|-----|----|----|----|----------|---|---|----|--|
| 地址 | -<br>- | 排     | 令     |      | CL | .K | PC           | IM                   | [  | )   | E  | Ē  | N  | Λ        | V | V | RF |  |
| 0  | lw     | \$t0, | 0(\$t | , ,  |    | 1  | 0 <b>→</b> 4 | lw→sub               | lv | N   |    |    |    |          |   |   |    |  |
| 4  | sub    | \$t3, | \$t0, | \$t2 | Ĺ  | 2  | 4 <b>→</b> 8 | sub <del>→</del> and | Sl | ıb  | lv | N  |    |          |   |   |    |  |
| 8  | and    | \$t5, | \$t0, | \$t4 | Ĺ  | 3  | 8 <b>→</b> 8 | and                  | SU | ıb  | no | op | lv | <b>~</b> |   |   |    |  |
| 12 | or     | \$t7, | \$t0, | \$t6 |    |    |              |                      |    |     |    |    |    |          |   |   |    |  |
| 16 | a dd   | ¢+1   | \$+2  | ¢+3  |    |    |              |                      |    |     |    |    |    |          |   |   |    |  |

#### 如果没有转发电路呢?

- □ 由于有转发电路,因此lw指令只插入1个NOP指令
- □ Q: 如果没有转发,需要怎么处理呢?
- □ A: EX/MEM, MEM/WB也均需要做冲突分析及NOP处理
  - ◆ EX/MEM, MEM/WB也需要修改,并增加相应控制信号

|          |     |       |         |        |   |    |               |         |     | RF( | 读)     | Αl | LU  | D        | M   |   |      |          |
|----------|-----|-------|---------|--------|---|----|---------------|---------|-----|-----|--------|----|-----|----------|-----|---|------|----------|
| 地址    指令 |     |       | CI      | CLK PC |   | IM | IF/ID         |         | ID/ | EX  | EX/MEM |    | MEN | /WB      | RF  |   |      |          |
| 0        | lw  | \$t0, | 0(\$t1) |        | Ĺ | 1  | 0 <b>→</b> 4  | lw→sub  | lv  | lw  |        |    |     |          |     |   |      |          |
| 4        | sub | \$t3, | \$t0,   | \$t2   | Ĺ | 2  | 4 <b>→</b> 8  | sub→and | su  | ıb  | lv     | V  |     |          |     |   |      |          |
| 8        | and | \$t5, | \$t0,   | \$t4   | Ĺ | 3  | 8             | and     | su  | ıb  | no     | р  | l   | <b>~</b> |     |   |      |          |
| 12       | or  | \$t7, | \$t0,   | \$t6   | Ĺ | 4  | 8             | and     | su  | ıb  | nc     | р  | nc  | q        | lw约 | 果 |      |          |
| 16       | add | \$t1, | \$t2,   | \$t3   | 1 | 5  | 8             | and     | su  | ıb  | nc     | р  | nc  | p        | nc  | p | lw结果 | <u> </u> |
|          |     |       |         |        | Ĺ | 6  | 8 <b>→</b> 12 | and→or  | ar  | nd  | su     | b  | nc  | р        | nc  | р | nop  |          |

### Data Hazard: Loads (4/4)

- Slot after a load is called a load delay slot
  - If that instruction uses the result of the load, then the hardware interlock will stall it for one cycle
  - Letting the hardware stall the instruction in the delay slot is equivalent to putting a nop in the slot (except the latter uses more code space)
- Idea: Let the compiler put an unrelated instruction in that slot → no stall!

## Code Scheduling to Avoid Stalls

- Reorder code to avoid use of load result in the next instruction!
- MIPS code for A=B+E; C=B+F;



### Agenda

- Structural Hazards
- Data Hazards
  - Forwarding
- Data Hazards (Continued)
  - Load Delay Slot
- Control Hazards
  - Branch and Jump Delay Slots
  - Branch Prediction

#### 3. Control Hazards

- Branch (beg, bne) determines flow of control
  - Fetching next instruction depends on branch outcome
  - Pipeline can't always fetch correct instruction
    - Still working on ID stage of branch
- Simple Solution: Stall on every branch until we have the new PC value
  - How long must we stall?

### B指令冒险造成的停顿代价

|    |                    |            |                    |            | RF(    | 读) Al   | U D     | M       |    |
|----|--------------------|------------|--------------------|------------|--------|---------|---------|---------|----|
| 地址 | 指令                 | CLK        | PC                 | IM         | D      | Ē       | M W     |         | RF |
| 0  | beq \$1, \$3, 24 🛕 |            | 0                  | beq        | beq    |         |         |         |    |
| U  | DC4 41, 40, 24     | <b>1</b> 1 | 4                  | and        |        |         |         |         |    |
| 1  | and \$12, \$2, \$5 |            | 4                  | and        | nop(1) | beq     |         |         |    |
| 4  | ana 912, 92, 93    | <b>1</b> 2 | 2 4 and 110p(1)    |            | БЕЧ    |         |         |         |    |
| Q  | or \$13, \$6, \$2  |            | 4                  | and        | nop(2) | nop(1)  | beq     |         |    |
| O  | O1 413, 40, 42     | <b>1</b> 3 | 4                  | and Hop(2) | ΠΟΡ(Ι) | Zero 1  |         |         |    |
| 12 | add \$14, \$2, \$2 |            | 4 and nop(3) nop(2 |            | non(2) | nop(1)  |         |         |    |
| 12 | ada 914, 92, 92    | <b>1</b> 4 |                    |            | ΠΟΡ(Ζ) | ΠΟΡ(Ι)  |         |         |    |
|    |                    |            | 28                 | B Iw Iw    |        | nop(3)  | nop(2)  | nop(1)  |    |
|    |                    | <b>1</b> 5 | 32                 | XXX        | 1 00   | 1100(3) | 1100(2) | 1100(1) |    |
| 28 | lw \$4, 100(\$7)   |            |                    |            |        |         |         |         |    |

- 如不对B指令做任何处理,则必须插入3个NOP
  - ◆ b指令结果及新PC值保存在 EX/MEM, 因此PC在clk4才能 加载正确值
  - ◆ IF/ID在clk5才能存入转移后 指令(即lw指令)

Q: clr的表达式?



#### 方案1: 假定分支不发生

- □ 即使在ID级发现是B指令也不停顿
- □ 根据B指令结果,决定是否清除3条后 继指令
  - ◆ 使得and/or/add不能前进

PC相对 偏移 指令

- 0 beq \$1, \$3, 24
  - and \$12, \$2, \$5
- 8 or \$13, \$6, \$2
- 12 add \$14, \$2, \$2

28 lw \$4, 50(\$7)



#### 方案2:缩短分支延迟

- □ 在ID阶段放置比较器,尽快得到B指令结果
  - ◆ B指令结果可以提前2个clock得到
  - ◆ B指令后继可能被废弃的指令减少为1条
    - 当需要转移时,清除IF/ID即可



#### 方案2:缩短分支延迟

- 比较器前置后,会产生数据相关
  - ◆ B指令可能依赖于前条指令的结果
- 依赖结果1:从ALU转发数据

Q: 如果依赖MEM/WB的结

果,是否需要设置转发?

A: 转发!



## 3. Control Hazard: Branching

- Option #3: Branch delay slot
  - Whether or not we take the branch, always execute the instruction immediately following the branch
  - Worst-Case: Put a nop in the branch-delay slot
  - Better Case: Move an instruction from before the branch into the branch-delay slot
    - Must not affect the logic of program

### 3. Control Hazard: Branching

- MIPS uses this delayed branch concept
  - Re-ordering instructions is a common way to speed up programs
  - Compiler finds an instruction to put in the branch delay slot ≈ 50% of the time
- Jumps also have a delay slot
  - Why is one needed?

#### Delayed Branch Example

#### **Nondelayed Branch**

# or \$8, \$9, \$10

add \$1, \$2, \$3

sub \$4, \$5, \$6

beq \$1, \$4, Exit

xor \$10, \$1, \$11

#### **Delayed Branch**

Why not any of the other instructions?

#### Exit:

**Exit:** 7/25/2012

### Delayed Jump in MIPS

MIPS Green Sheet for jal:

```
R[31]=PC+8; PC=JumpAddr
```

- PC+8 because of jump delay slot!
- Instruction at PC+4 always gets executed before jal jumps to label, so return to PC+8

#### Summary

- Hazards reduce effectiveness of pipelining
  - Cause stalls/bubbles
- Structural Hazards
  - Conflict in use of datapath component
- Data Hazards
  - Need to wait for result of a previous instruction
- Control Hazards
  - Address of next instruction uncertain/unknown
  - Branch and jump delay slots